# Company Confidential NOTICE TO ALL PERSONS RECEIVING THIS DOCUMENT CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari, Inc. Sunnyvale, California. This document is only conditionally issued and neither receipt nor possession thereof confers or transfers any right in, or license to use the subject matter of the document or any design or technical information shown thereon, nor any right to reproduce this document or any part thereof, except for manufacture by vendors of Atari, Incorporated and for manufacture under the corporation's written license. No right to reproduce this document is granted or the subject matter thereof unless by written agreement with or written permission from the corporation. | : Number | r | | DiAnest By | date | | • | | |---------------|-----------|------|----------------------|-------|---------------------|-------------------------|----------| | <del></del> | C021711 | | Phint alad | 1221 | 2 | ATARI INC | ORPORATE | | ţ | REVISIONS | | Systems Eng. | | ATA DI <sup>3</sup> | 1265 BORR<br>SUNNYVALE, | EGAS AV | | Device<br>REV | COMMENTS | Date | Logic Design Eng. | | AIAI | • | | | ] | | | C.A.D. Eng. | | Device Name | | | | | | | Test & Ovol. | 7/1/2 | JAN | | | | | | | Originating Division | | Document Number | | , | | | | | División, Approval. | | Page 1 | or 50 | Fe . 25 | # TABLE OF CONTENTS | 1. | | | SCRIPTION4 | | |----|------|--------|----------------------------------------|-------| | 2. | | | | | | 3. | | | RAM4 | | | 4. | | | MENT4 | | | 5. | | | PTION5 | | | 6. | FUNC | TIONAL | DESCRIPTION7 | | | | 6.1 | CPU | | | | | | | Reset Sequence7 | | | | | 6.1.2 | Addressing Modes7 | | | | 6.2 | DTA | | | | | 0.2 | FIR | ······································ | | | | | 6.2.1 | PIA Addressing10 | | | | | | RAM10 | | | | | | Interval Timer10 | | | | | 6.2.4 | Internal Peripheral Registers12 | | | | | 6.2.5 | Peripheral I/O Ports12 | | | | | | 6.2.5.1 Port A12 | | | | | | 6.2.5.1.1 Joystick Controllers | 12 | | | | | 6.2.5.1.2 Paddle Controllers | 12 | | | | | | | | | | | 6.2.5.1.3 Keyboard Controllers | . 1. | | | | | 6.2.5.2 Port B | .14 | | | 6.3 | Televi | sion Interface | . 15 | | | | 6.3.1 | Synchronization | ٠. | | | | 0.3.1 | Synchronization | .15 | | | | | 6.3.1.1 Horizontal Timing | .15 | | | | | 6.3.1.2 Vertical Timing | | | | | | 6.3.1.3 Microprocessor Synchronization | | | | | | 6.3.1.4 Composite Sync | | | | | 6.3.2 | Playfield | 17 | | | | 0.512 | | | | | | | 6.3.2.1 Normal Serial Output | .17 | | | | | 6.3.2.2 Reflected Serial Output | .17 | | | | 6.3.3 | Moveable Objects Graphics | .19 | | | | | 6.3.3.1 Missile Graphics | .19 | | | | | 6.3.3.2 Ball Graphics | | | | | | 6.3.3.3 Player Graphics | . ] 9 | | | | | 6.3.3.3.1 Vertical Delay | . 2n | | | | | | | Device Name COMPANY JAN # Cont. TABLE OF CONTENTS | 6.3.4.1 Ball Position Counter | | | 6.3.4 | Horizontal Pos | ition | Count | ers | • • • • | • • • | • • • • | . 21 | |-----------------------------------------|----|------|-------------------------|-------------------------------------------------------|------------------|------------------|-----------|---------|-----------|-----------|----------------| | 6.3.6 Object Priorities | | | | 6.3.4.2 Playe | r Pos: | ition | Count | ers. | | • • • • | . 21 | | 6.3.6.1 Priority Assignment | | | 6.3.5 | Horizontal Mot | ion | • • • • • | •••• | • • • • | • • • | • • • • | . 22 | | 6.3.6.2 Priority Control | | | 6.3.6 | Object Priorit: | ies | • • • • • | • • • • • | • • • • | • • • | • • • • | . 23 | | 6.3.6.2.2 Score | | | | 6.3.6.1 Prior:<br>6.3.6.2 Prior: | ity As<br>ity Co | ssignm<br>ontrol | ent | • • • • | • • • • | • • • • | . 23<br>. 23 | | 6.3.8 Input Ports | | | | 6.3.6.<br>6.3.6. | 2.1 | PFP<br>Score | • • • • • | •••• | •••• | • • • • | 23 | | 6.3.8.1 Dumped Ports | | | 6.3.7 | Collision Detec | tion. | • • • • • | • • • • • | • • • • | • • • • | . <b></b> | 24 | | 6.3.8.2 Latched Ports | | | 6.3.8 | Input Ports | • • • • • | • • • • • • | • • • • • | • • • • | • • • • | · • • • | 25 | | 6.3.9.1 Frequency Select | | | | 6.3.8.1 Dumped<br>6.3.8.2 Latche | l Port | :s | • • • • • | • • • • | · • · • • | · • • • | 25<br>25 | | 6.3.9.2 Noise-Tone Generator | | | 6.3.9 | Audio | • • • • | •••• | • • • • • | | | | 27 | | 7. REGISTER ORGANIZATION | | | | 6.3.9.2 Noise- | Tone | Genera | ator | | | | 27 | | 7.1 Vertical Timing Registers | | | 6.3.10 | Color and Lumin | osity | · • • • • • | | ••• | | ••• | 28 | | 7.1.1 VSYNC | 7. | REGI | STER OR | GANIZATION | •••• | •••• | • • • • • | • • • • | | | 30 | | 7.1.2 VBLANK | | 7.1 | Vertica | l Timing Regist | ers | • • • • • | •••• | •••• | | ••• | 30 | | 7.3 Playfield Control Register (CTRLPF) | | | 7.1.1<br>7.1.2 | VSYNC<br>VBLANK | •••• | ••••• | • • • • • | •••• | • • • • | ••• | 30<br>30 | | 7.4.2 Number and Size Registers | | 7.3 | Playf1 | ld Control Regi | ster | (CTRLE | 'F) | | | | 32 | | | | | 7.4.2<br>7.4.3<br>7.4.4 | Number and Size<br>Graphics Regist<br>Reflect Registe | Regiers | sters. | • • • • • | • • • • | • • • | • • • • | 33<br>34<br>34 | COMPANY # Cont. TABLE OF CONTENTS | | 7.5<br>7.6<br>7.7 | Horizontal Position Reset | |-----------------------------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 7.7.1 Audio Control Registers | | | 7.8<br>7.9<br>7.10 | Color-Luminance Registers | | | | 7.10.1 Read Collisions | | 8.<br>9.<br>10.<br>11. | CAPAC<br>D.C. | TOTAL TOTAL COLORS TO THE PROPERTY OF PROP | | | 11.2<br>11.3<br>11.4<br>11.5 | Television Interface | | 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10. | PIA Inte TV F Play Vert Hori Coll Inpu Audi Colo | Addressing Decode | SHEET 50 #### GENERAL DESCRIPTION JAN is a 3u HMOS combination of the COMBO chip (6507 CPU; 6532 RAM, I/O, Timer) and the Stephanie chip (Television Interface Adapter). It consists of an 8 bit CPU, a 128 X 8 static RAM, two software-controlled bidirectional data ports with 8 and 5 bit interface between the chip and peripheral devices, and television interface capability. JAN is fully compatible with the 6502 instruction set. #### FEATURES 2. - Cost reduction - Bidirectional 8 bit data bus - o Direct memory access capability - o Built in Schmitt Trigger for enhanced noise immunity for RESET - o External clock input (3.58 MHz) - 128 X 8 static RAM O - o Two bidirectional data ports (8 and 5 bit) - o Programmable interval timer - o Single audio output - Internally combined luminance/sync lines for single composite video output - o Color delay output DRAWING NO C021711 # 5. PIN DESCRIPTION | Pin Name | Туре | Pin # | Function | |---------------------------------|------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $\Delta^{\mathrm{DD}}$ | I | 48 | +5 volt supply. | | V <sub>SS</sub> | I | 24 | Ground. | | RES | I | 2 | Reset. When low, writing to or from JAN is inhibited. All 4 I/O registers will be zeroed. The I/O buses will act as inputs to protect external components from erroneous data or damage during system configuration. | | D7 <b>-</b> D0 | 1/0 | 10-3 | Bidirectional, three-state data bus capable of driving one standard TTL load and 130 pF. D7 is the most significant bit. | | A12-A0 | I/O | 23-11 | TTL-compatible outputs capable of driving one standard TTL load and 130 pF. A12 is the most significant bit. The address bus can be used as an input during the testing mode. | | PA7-PA0 PB7, PB6, PB3, PB1, PB0 | I/O | 40-47<br>35,36,<br>37,38,<br>39 | Peripheral Data Ports. There are 2 peripheral I/O ports: Port A (8 lines) and Port B (5 lines). Each line is programmable as an input or an output. Writing a 'O' to any bit position in the Data Direction registers (DDRA or DDRB) will program the corresponding line as an input. Writing a '1' to any bit position in the DDRA or DDRB will program the corresponding line as an output. | | 10-13 | 1/0 | 34-31 | Dumped I/O ports with Schmitt trigger inputs and open drain outputs capable of driving 2 standard TTL loads and 10 pF. | | 14-15 | I | 30-29 | Latched input ports with Schmitt trigger inputs and open source depletion pullup capable of driving 2 standard TTL loads and 10 pF. | | osc | I | 27 | 3.58 MHz input clock with 50% duty cycle. | | Composite<br>Video | 0 | 26 | Composite Video. Made up of the luminance blanking, and sync lines. | | Chroma | 0 | 25 | Color Clock. The color is determined by the delay time from the rising edge of the color clock. | | | | | TILE | ATARI COMFIDENTIAL DRAWING NO CO21711 REV SHEET 5 50 # Pin Description (cont.) | Pin Name | Type | Pin# | Function | |----------|------|------|-------------------------------------------------------------------------------------------------| | Audio | 0 | 28 | Audio Output. The open drain audio channel has an internal frequency, noise and volume control. | COMPANY CONFIDENTIAL # 6. FUNCTIONAL DESCRIPTION #### 6.1 CPU The JAN CPU is a 6507 microprocessor with 8K addressable bytes of memory. The processor is clocked by a 1.19 MHz signal which is generated through a divide by 3 circuit whose input is the 3.58 MHz signal coming in through the OSC pin. # 6.1.1 Reset Sequence The power on reset sequence will begin when a positive edge is detected. RES must be held low for at least 2 clock cycles after Vcc reaches 4.75 volts during a power up sequence. After a system initialization time of 6 clock cycles, the mask interrupt flag will be set, and the processor will load the program counter from the memory vector locations FFFC and FFFD. This is the start location for program control. # 6.1.2 Addressing Modes Accumulator Addressing - This form of addressing is represented with a one byte instruction, implying an operation on the accumulator. Immediate Addressing - The operand is contained in the second byte of the instruction with no further memory addressing required. Absolute Addressing - The second byte of the instruction specifies the eight low order bits of the effective address while the third byte specifies the eight high order bits. The absolute addressing mode allows access to 65K bytes of addressable memory. Zero Page Addressing - Allows for shorter code and execution times by only fetching the second byte of the instruction and assuming a zero high address byte. Indexed Zero Page Addressing - (X,Y indexing) - Used in conjunction with the index register and referred to as "Zero Page, X" or "Zero Page, Y". The effective address is calculated by adding the second byte to the contents of the index register. Since this is a form of "Zero Page" addressing, the content of the second byte references a location in page zero. Additionally due to the "Zero Page" addressing nature of this mode, no carry is added to the high order 8 bits of memory and crossing of page boundaries does not occur. Indexed Absolute Addressing - (X,Y indexing) - Used in conjunction with X and Y index register and referred to as "Absolute, X" and "Absolute, Y". The effective address is formed by adding the contents of X or Y to the address contained in the second and third bytes of the instruction. This mode allows the index register to contain the index or count value and the instruction to contain the base address. This type of indexing allows any location referencing and the index to modify multiple fields resulting in reduced coding and execution time. Implied Addressing - The address containing the operand is implicitly stated in the operation code of the instruction. CONFIDENTIAL | 11100 | JAN | | | | | | |------------|---------|-----|-------|---|----|----| | LRAWING NO | C021711 | E S | SHEET | 7 | OF | 50 | #### Cont. CPU Relative Addressing - Used only with branch instructions and establishes a destination for the conditional branch. The second byte of the instruction becomes the operand which is an offset added to the contents of the lower eight bits of the program counter when the counter is set at the next instruction. The range of the offset is -128 to +127 bytes from the next instruction. Indexed Indirect Addressing - (referred to as (Indirect, X)) - The second byte of the instruction is added to the contents of the X index register, discarding the carry. The result of this addition points to a memory location on page zero whose contents is the low order eight bits of the effective address. The next memory location in page zero contains the high order eight bits of the effective address. Both memory locations specifying the high and low order bytes of the effective address must be in page zero. Indirect Indexed Addressing - (referred to as (Indirect), Y)) - The second byte of the instruction points to a memory location in page zero. contents of this memory location is added to the contents of the Y index register, the result being the low order eight bits of the effective address. The carry from this addition is added to the contents of the next page zero memory location, the result being the high order eight bits of the effective address. Absolute Indirect - The second byte of the instruction contains the low order eight bits of a memory location. The high order eight bits of that memory location is contained in the third byte of the instruction. The contents of the fully specified memory location is the low order byte of the effective address. The next memory location contains the high order byte of the effective address which is loaded into the sixteen bits of the program C021711 #### 6.2 PIA SECTION The PIA is a 6532 with 128 bytes of RAM, a programmable timer, and an 8 and 5 bit parallel I/O port. # 6.2.1 PIA Addressing | Hex<br>Address | Function | A9 | <u>A</u> 6 | A.5 | A4 | <u>A3</u> | A2 | Al | A0 | WR | RD | |----------------|--------------|----|---------------|-----|----|-----------|----|----|----|----|----| | 80 | 128 byte RAM | 0 | x | x | x | x | X | x | x | * | * | | 280 | ORA | 1. | - | | | _ | 0 | 0 | 0 | * | * | | 281 | DDRA | 1 | _ | _ | _ | _ | 0 | 0 | 1 | * | | | 282 | ORB | 1 | _ | _ | _ | _ | 0 | 1 | 0 | * | * | | 283 | DDRB | 1 | - | - | - | _ | 0 | 1 | 1 | * | | | 284 | Read Timer | 1 | _ | _ | _ | | 1 | _ | 0 | | * | | 294 | Timer, - 1 | 1 | | _ | 1 | _ | 1 | 0 | 0 | * | | | 295 | Timer, + 8 | 1 | _ | _ | 1 | _ | 1 | 0 | 1 | * | | | 296 | Timer, 64 | 1 | - | _ | 1 | _ | 1 | 1 | 0 | * | | | 297 | Timer, 1024 | 1 | <del></del> - | - | 1 | - | 1 | 1 | 1 | * | | X = Address TABLE 1. PIA Addressing Decode ## 6.2.2 RAM The 128 X 8 static RAM is internally addressed by AO-A6 (Byte Select), A7 (CS1), A9 (RS), and A12 (CS2). The RAM is located in hex address range 80 through FF. The processor stack is located from FF down, and variables are located from 80 up. # 6.2.3 Interval Timer The Interval Timer contains a preliminary divide down register and a programmable 8 bit register as shown in Figure 2. The timer can be programmed to count up to 256 time intervals. Each interval can be either 1T, 8T, 64T or 1024T increments where T is the system clock period. When a full count is reached, the internal clock continues counting down at a 1T rate to a maximum of -255T. This allows the user to read the counter and then determine the total elapsed time. See Table 1 for addresses of interval settings. for example, if the value 100 was written to hex address 296, the timer would decrement to 0 in 6400 clocks (64 clocks per interval X 100 intervals) which is also 6400 processor machine cycles. When the timer reaches 0, it holds the zero count for one count time. Then the counter flips to FF hex and decrements once each clock cycle. If a value of E4 is read from the timer after interrupt, the time since interrupt will be 28T (the value read is the 2's complement). <sup>- =</sup> Don't care <sup>\* =</sup> Valid for WR/RD # Cont. PIA Section The following calculations are used to compute the total time to interrupt and the total elapsed time: Total time to interrupt = (Time Interval X Count) + 1 Total elapsed time = (Time Interval X Count) + Value Read After Interrupt Figure 2. Interval Timer Circuit | ATARI* | And the first management of the second th | TITLE JAN | | | | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------|-------------|----------| | - Transie | ·•· | DRAWING NO. C021711 | REV<br>A | SHEET<br>11 | OF<br>50 | # 6.2.4 Internal Peripheral Registers There are four internal registers: 2 Data Direction registers and 2 Output registers. The A and B Data Direction registers (8 and 5 bits, respectively) control the direction of the data into and out of the peripheral I/O. logic "O" in a bit of the Data Direction register (DDRA or DDRB) causes the corresponding line of the I/O port to act as an input. A logic "l" causes the corresponding line to act as an output. The voltage on any line programmed as an output is determined by the corresponding bit in the Output register (ORA or ORB). Data is read directly from the PA lines during a peripheral read operation. For a PA pin programmed as an output, the data transferred into the processor will be the same as the data in the ORA only if the voltage on the line is allowed to be $\geq$ 2.4 volts for a logic "l" and $\leq$ 0.4 volts for a logic "0". If the loading on the line does not allow this, then the data resulting from the read operation may not match the contents of ORA. The PB buffers are push-pull devices which are capable of sourcing 3 mA at 1.5 volts allowing these lines to directly drive transistor circuits. To assure that the processor will read the proper data when performing a peripheral read operation, logic is provided in the peripheral B port to permit the processor to read the contents of ORB, instead of the PB lines. # 6.2.5 Peripheral I/O Ports Port A is 8 bits wide, and Port B is 5 bits wide. Both ports can be set for either input or output. In the 2100 and 2600 game systems, Port A is used to interface to various hand-held controllers. Port B is dedicated to reading the status of the VCS console switches. #### 6.2.5.1 Port A All 8 bits of Port A can be configured as an input or an output port through software control. It can be used to read or control various hand-held controllers with the data bits defined differently depending on the type of controller used. # 6.2.5.1.1 Joystick Controllers Two joysticks can be read by configuring the entire port as input and reading the data at address 280 hex according to the following table: | <u>Data Bit</u> | Direction | Player | |--------------------------|-----------------------------|---------------------| | <br>D7<br>D6<br>D5<br>D4 | right<br>left<br>down<br>up | PO<br>(left player) | | <br>D3<br>D2<br>D1<br>D0 | right<br>left<br>down<br>up | Pl<br>right player) | A "0" in a data bit indicates the joystick has been moved to close that switch. All "1"'s in a player's nibble indicates that joystick is not moving. The trigger button are read at INPT4 and INPT5. #### 6.2.5.1.2 Paddle Controllers The 4 paddle trigger buttons can be read at address 280 hex according to the following table: | Data Bit | Paddle Number | |----------|---------------| | D7 | PO | | D6 | P1. | | D3 | P2 | | D2 | P3 | A "0" in a data bit indicates the paddle trigger button has been pressed. The paddles themselves are read at INPTO through INPT3. # 6.2.5.1.3 Keyboard Controllers The keyboard controller has 12 buttons arranged into 4 rows and 3 columns. A signal is sent to a row, then the columns are checked to see if a button is pushed, then the next row is signaled and all columns sensed, etc. until the entire keyboard is scanned and sensed. The PIA sends the signals to the rows, and the columns are sensed by reading INPTO, INPTI, and INPT4. With Port A configured as an output port, the data bits will send a signal to the keyboard controller rows according to the following table: | Data Bit | Keyboard Row | Player | |----------------------|----------------------------------|----------------------| | D7<br>D6<br>D5<br>D4 | bottom<br>third<br>second<br>top | PO<br>(left player) | | D3<br>D2<br>D1<br>D0 | bottom third second top | Pl<br>(right player) | \*\* A delay of 400 microseconds is necessary between writing to the keyboard controller and reading the INPT ports. # 6.2.5.2 Port B Port B is hardwired to be only an input port. The status of all the console switches is read from address 282 hex according to the following table: | Data Bit | Switch | Bit Meaning | |----------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------| | D7<br>D6<br>D3<br>D1<br>D0 | Pl difficulty PO difficulty color - B/W game select game select | 0 = amateur (B),1 = pro (A) 0 = B/W,1 = color 0 = switch pressed 0 = switch pressed | # 6.3 TELEVISION INTERFACE #### 6.3.1 SYNCHRONIZATION # 6.3.1.1 Horizontal Timing When the electron beam scans across the TV screen and reaches the right edge, it must be turned off and moved back to the left edge of the screen to begin the next scan line. This is taken care of by a hardware counter which produces all horizontal timing (sync, blank, burst, etc.) independent of the processor. The counter is driven from an external 3.58 MHz oscillator. It allows 160 color clocks (clock pulses) for the beam to reach the right edge. then generates a horizontal sync signal (HSYNC) to return the beam to the left edge. It also generates the signal to turn the beam off (horizontal blanking) during its return time of 68 color clocks (blank time). The total count across is 228 color clocks. Sync and color burst are decoded as 16 counts. See Figure 3 for TV frame set up. # 6.3.1.2 Vertical Timing When the electron beam has scanned 262 lines vertically, the TV set must be signalled to blank the beam and position it at the top of the screen to start a new frame. This signal is called vertical sync. Vertical sync must be transmitted for at least 3 scan lines. Writing a "1" to D1 of the VSYNC register turns on the vertical sync. Then at least 3 scan lines are counted. Writing a "0" to D1 of VSYNC turns the vertical sync off. The processor is free to execute other software during the vertical blank and sync command times. # 6.3.1.3 Microprocessor Synchronization The microprocessor's clock is the 3.58 MHz oscillator divided by 3 or 1.19 MHz. One machine cycle is equivalent to 3 color clocks. One complete scan line of 228 color clocks results in 76 machine cycles per scan line. Since the software program loops and branches require different lengths of time to run, additional synchronization is needed between the software and the hardware. The synchronization problem is solved by the one bit latch called WSYNC (wait for sync). Writing to WSYNC causes the processor to halt until the electron beam reaches the right edge of the screen. Then, the processor resumes operation at the beginning of the 68 color clocks for horizontal blanking. When the WSYNC latch is set high, it drives the ready line (RDY), which is internally connected to the processor, low. A low on the RDY line causes the processor to halt and wait. WSYNC is automatically reset to zero by the leading edge of the next horizontal blank timing signal which then releases the RDY line and allows the processor to begin its computation and register writing for this horizontal line or line pair. See Figure 3 for timing. # 6.3.1.4 Composite Sync Horizontal and vertical sync are combined together to produce the composite sync. This composite sync signal and the luminance lines are fed through a DAC. The output of the DAC drives the external Composite Video output pad. Figure 3 . TV Frame/WSYNC timing | ATARI* | له ۴ استار اعتدار مدارد دار ادر ماری ا | TITLE JAN | | | | | | | |--------|----------------------------------------|-------------|--------------|----------|-------------|--------|--|--| | AIARI | | DRAWING NO. | C021711 | REV<br>A | SHEET 16 | OF 5.0 | | | | * | | <del></del> | <del> </del> | | <del></del> | | | | #### 6.3.2 PLAYFIELD Objects which are not required to move are written into a 20 bit register called the Playfield Register. This low resolution register when written to draws the left half of the TV screen only. The right half of the screen is drawn by software selection of either a duplication or a reflection (mirror image) of the right half. The 20 bits are written into 3 addresses: PFO, PF1, and PF2. PFO constructs the first 4 bits of the playfield, starting at the left edge of the TV screen. PF1 constructs the next 8 bits and PF2 the last 8 bits which end at the center of the screen. The PF register is scanned from left to right. The PF color is drawn wherever a "1" is found and the BK (background) color is drawn wherever a "0" is found. Zeroes must be written to all 20 bits of the playfield register to clear the playfield. The playfield may be loaded at any time. It is a fixed graphics register, always starting its serial output when triggered by the beginning of each television line. Even though the playfield bytes (PFO, PFI, and PF2) may be written at any time, if one of them is changed while being serially scanned, part of the new value may show up on the television horizontal line. See Figure 4 for playfield circuit. ## 6.3.2.1 Normal Serial Output The Playfield Register is automatically scanned and converted to serial output by a bi-directional shift register clocked at a rate which spreads the twenty bits out over the left half of a horizontal line. This scanning is initiated by the end of horizontal blank (left edge of TV screen). If a zero has been written to bit 0 of the Playfield Control Register (CTRLPF), the same scan will be repeated, duplicating the same twenty bit sequence over the right half of the horizontal line. See Section 7.3 for CTRLPF bit assignments. #### 6.3.2.2 Reflected Serial Output A reflected playfield may be requested by writing a one into bit zero of the CTRLPF register. When bit zero is true the scanning shift register will scan the opposite direction during the right half of the horizontal line, reversing the twenty bit sequence. PLAYFIELD GRAPHICS Figure 4. | | Substitution of the second second | TITLE | JAN | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------|---------|----------|-------------|----------| | NAME OF THE PROPERTY PR | | DRAWING NO. | C021711 | REV<br>A | SHEET<br>18 | 0£<br>50 | # 6.3.3 MOVEABLE OBJECTS GRAPHICS All 5 moveable objects (PO, MO, Pl, MI, and BL) can be assigned a horizontal location on the screen and moved left or right relative to that location. The vertical location is determined on whichever scan lines the objects graphics registers are enabled. The graphics registers are scanned when triggered by a start decode from their horizontal position counter and then converted to serial output. See Figure 6 for a typical graphics register. # 6.3.3.1 Missile Graphics The missile graphics registers consist of a one bit register called Missile Enable (ENAMO, ENAM1). Writing a "1" to the Missile Enable register will draw a missile on the scan line. Writing a "O" will disable the missile graphics. Each missile's left edge is positioned by a horizontal position register. The right edge is determined by the width of the missile. The missile width is assigned by writing into bits D4 and D5 of the Number-Size registers (NUSIZO, NUSIZI). This in effect extends the missile out over 1, 2, 4 or 8 color clock counts (one full scan line is 160 color clocks). #### 6.3.3.2 Ball Graphics The ball graphics register (ENABL) consists of a single enable bit whose output is triggered by the ball position counter. It has two control bits (D4 and D5 of CTRLPF) that can extend the single graphics bit out over widths of 1, 2, 4 or 8 clocks of horizontal line time. The ball can also be vertically delayed one scan line by writing a "1" to DO of the BL Vertical Delay register (VDELBL). The vertical delay capability was made available because most programs update the television interface adapter every 2 lines which confined all vertical movements of objects to 2 scan line jumps. The vertical delay allows the ball to move one scan line at a time. #### 6.3.3.3 Player Graphics There are actually two 8 bit parallel registers per player: GRPO, GRPO delay and GRP1, GRP1 delay. The normal and delayed data are selectable by the Player Vertical Delay Control circuit (see Figure 5). The players are serially generated from the 8 bit graphics registers and are normally scanned from D7 to D0. The player color is drawn when the bit equals "1". If the bit equals "0", the background color is drawn. The scan direction of the serial player graphics registers is determined by D3 of the player reflection register (REFPO, REFP1). Writing a "1" to D3 reflects the graphics data with DO at the left side of the player image. Writing a "O" to D3 restores the original image with D7 on the left side. One can select from 1 to 3 copies of the player, spacing between those copies, and the size of the player by writing to bits D2 through D0 of the Number-Size registers (NUSIZO, NUSIZI). The players' widths can be 8, 16, or 32 color clocks wide (this is accomplished by slowing the scan rate by controlling the clock that goes into the scan counter). # Cont. Moveable Objects Graphics # 6.3.3.3.1 Vertical Delay The amount of processor time required to generate player, missile and playfield graphics and load registers is normally too large to be done in one horizontal line time. To solve the time problem, each player's graphics register is written to every two scan lines. The data is then serially output twice between writes. Vertical height resolution is limited to multiples of two lines. Vertical motion, however, can be resolved to a single scan line by writing alternately to GRPO and GRPI during the blank time just prior to each scan line. The GRPO and GRP1 addresses from the processor alternate, so they are delayed by one line from each other. The GRPO address decode can load the delayed graphics register for Player 1, and the GRP1 address decode can load the delayed graphics register for Player 0. Bit 0 of the Vertical Delay registers (VDELO, VDEL1) selects which of the two registers (normal or delayed) will be used for serial output. If the vertical delay bit is set between picture frames, the player will be moved down (delayed) one line during the next Vertical Delay Figure 5. # 6.3.4 HORIZONTAL POSITION COUNTERS The serial outputs of the five moveable objects are triggered by 5 separate horizontal position counters every time the counters pass through zero count. These postion counters are clocked continuously during the unblanked portion of every horizontal line and their count length is exactly equal to the normal number of clocks supplied to them during this time. They will pass through zero at the same time during each horizontal television line, and the triggered outputs will have no horizontal motion. See Figure 6 for a typical horizontal counter. Some position counters have extra decodes in addition to a zero decode to trigger multiple copies of the same object across a horizontal line. All position counters can be reset to zero count by the processor at any time by a write instruction to the reset strobe addresses (RESBL, RESMO, RESMI, RESPO, RESPI). See Section 7.9. If reset occurs during horizontal blank, the object will appear at the left side of the television screen. Properly timed resets may position an object at any horizontal location consistent with the processor cycle time. For example, if the electron beam was 60 color clocks into a scan line when RESPO was written to, player 0 would be positioned 60 color clocks 'in' on the next scan line. It can take up to 5 machine cycles to write to a register. Since there are 3 color clocks per machine cycle, the programmer is confined to positioning the objects at 15 color clock intervals across the screen. #### 6.3.4.1 Ball Position Counter The ball position counter has only the zero crossing decode and therefore cannot trigger multiple copies of the ball graphics. # 6.3.4.2 Player Position Counters Each player position counter has three decodes in addition to the zero crossing decode. These decodes are controlled by bits 0, 1, and 2 of the Number Size Control registers (NUSIZO, NUSIZI). They trigger 1, 2, or 3 copies of the players with different spacings across a horizontal line as shown in Section 7.4.2. These same control bits are used for the decodes on the missile position counter to insure an equal number of players and missiles. ## 6.3.4.3 Missile Position Counters Missile position counters are identical to the player position counters except that they have another type of reset in addition to the previously discussed horizontal reset. Writing a "l" to Dl of the Reset Missile-to-Player register (RESMPO, RESMPl) disables that missile's graphics and repositions it horizontally to the center of its associated player. Until a "O" is written to the register, the missile's horizontal position is locked to the center of its player in preparation to be fired again. TITLE JAN 21 950 # 6.3.5 HORIZONTAL MOTION Five write only registers (HMPO, HMP1, HMMO, HMM1, HMBL) contain the horizon-tal motion values for each of the five moving objects. The motion values are written into Bits 4 through 7 of the Horizontal Motion Registers. These registers supply extra or fewer clocks to the horizontal position counters. This motion is not executed until the HMOVE register is written to, at which time all motion registers move their respective objects. Objects can then be be moved repeatedly by simply executing HMOVE. The 4 bit long registers can be loaded with positive (left motion), negative (right motion), or zero (no motion) values. Negative values are represented in twos complement form. These registers are cleared to zero (no motion) simultaneously by an HMCLR command from the processor. They can also be cleared individually by loading zeroes into each register. See Section 7.6 for horizontal motion values. The HMOVE command must immediately follow a WSYNC (wait for SYNC) to insure the HMOVE operation occurs during horizontal blanking. This insures that the HMOVE operation begins at the leading edge of horizontal blank and has the full blank time to supply extra or fewer clocks to the horizontal position counters. The 5 Horizontal Motion Registers should not be modified for at least 24 computer cycles after the HMOVE command. Figure 6. Horizontal Motion Circuit # 6.3.6 OBJECT PRIORITIES Simultaneous serial outputs from the graphics registers represent overlap on the television screen. In order to have color-luminosity values assigned to individual objects, it is necessary to establish priorities between objects when overlapped. The priority encoder (see Figure 10) produces 4 register select lines. These 4 lines select either background, player 0, player 1 or playfield. Only one of them can be true at a time. # 6.3.6.1 Priority Assignment Each object is assigned a priority so when any two objects overlap, the one with the highest priority will appear to move in front of the other. To simplify hardware logic, each missile is given the same color-lum value and priority as its corresponding player, and the ball is given the same color-lum value and priority as the playfield. The background has the lowest priority. The default priority assignments are as follows: | PRIORITY | OBJECTS | | | | |-------------|---------|--|--|--| | l (highest) | PO, MO | | | | | 2 | P1, M1 | | | | | 3 | B1, PF | | | | | 4 (lowest) | BK | | | | Objects with higher priority will appear to move in front of objects with lower priority. Players and missiles will move in front of the playfield. # 6.3.6.2 Priority Control There are two bits in the Playfield Control register (CTRLPF) that affect priority. Bit 2 of CTRLPF affects playfield priority (PFP) and bit 1 of CTRLPF affects score control. # 6.3.6.2.1 When a "l" is written into the PFP bit, the priorities will be as follows: | PF | RIORITY | OBJECTS | | | |-----|-----------|------------------|--|--| | 1 2 | (highest) | PF, BL<br>PO, MO | | | | 3 | (lowest) | P1, M1 | | | Players and missiles will now move behind the playfield. 6.3.6.2.2 When a "l" is written into the score control bit, the score on the left half of the playfield gets the color of Player 0, and the score on the right half of the playfield gets the color of Player 1. When a "0" is written into the score control bit, the scores default to the color of the playfield. #### 6.3.7 COLLISION DETECTION The serial outputs from all the graphics registers represent real time horizontal locations of objects on the television screen. If any of these outputs occur at the same time, they will overlap (collide) on the screen. collisions can occur between any of the 6 objects (playfield and 5 moveable objects). There are 15 possible two-object collisions which are stored in 15 one bit latches. See Section for collision combinations. Each collision register contains two of these latches which are read by the processor on D6 and D7 of the data bus. A "1" on the data line indicates a collision has occurred. The collision registers are usually read during vertical blank after all possible collisions have occurred. Figure 7 below shows the collision detection circuit. The collision registers are reset simultaneously by writing to the Collision reset register (CXCLR). The reset is usually done near the end of vertical blank, after all collisions have been tested. Figure 7. Collision Detection | | | TITLE | | | | |---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|-------|------| | ( ATARI | | DRAWING NO | REV | SHEET | OF | | | , in the second of | C021711 | A | 24 | ິ້50 | #### 6.3.8 INPUT PORTS There are 6 input ports whose logic state may be read on data line 7 with read addresses INPTO through INPT5. These 6 ports are divided into two types: dumped and latched. See Figure 8 for port circuitry. # 6.3.8.1 Dumped Ports (IO-I3) These 4 I/O ports are used in the 2100 and 2600 game systems to read 4 paddle positions from an external potentiometer-capacitor circuit controlled by the knob on the controller. The output of the pot is used to charge a capacitor in the console. When the capacitor is charged, the I/O port bit goes high. The processor discharges the capacitor by writing a logic one to D7 of VBLANK which grounds the input ports. When bit 7 of VBLANK is cleared, the potentiometers begin to recharge the capacitors. The microprocessor measures the amount of time it takes to detect a logic one at each port. #### 6.3.8.2 Latched Ports (I4-I5) These two input ports are connected to the trigger buttons of the joystick controllers in the 2100 and 2600 game systems. They have latches that are both enabled or disabled by writing to D6 of VBLANK. Writing a '1' to D6 of VBLANK enables the latches and writing a '0' to D6 of VBLANK disables the latches. When the latches are disabled, the microprocessor reads the logic level of the port directly. When the latches are enabled, the processor reads the latches. When first enabled, the latch is set at a logic one. The latch remains at a logic one until its port goes low. When the port goes low, the latch is cleared and remains low regardless of what the port does. # INPUT PORTS Figure 8. | ATADI* | COMPUTATION. | TITLE JAN | | | | | |----------|--------------|-------------|---------|----------|----------|----------| | JI AIARI | | DRAWING NO. | C021711 | REV<br>A | SHEET 26 | OF<br>50 | #### 6.3.9 AUDIO There are two semi-independent audio channels which can be operated simultaneously to produce sound effects through the TV speaker. Each channel has its own frequency, noise and volume control, an 8 bit "divide by N" frequency divider, and an 8 bit control register (See Figure.9). # 6.3.9.1 Frequency Select Clock pulses at approximately 30 KHz from the horizontal sync counter pass through a "divide by N" circuit which is controlled by the output code from a five bit frequency register (AUDFO, AUDF1). When the processor writes to the frequency register, it causes the 30 KHz clocks to be divided by a selectable integer from 1 to 32 (see Section 7.7.2 for frequency values). Pulses are produced that are digitally adjustable from approximately 30 KHz to 1 KHz and are used to clock the noise-tone generator. # 6.3.9.2 Noise-Tone Generator The noise-tone generator is controlled by writing to the 4 bit audio control registers (AUDCO, AUDC1). The values written cause different sounds to be generated from pure tones to poly counter noise. There are three polynomial counters (9, 5, and 4 bit) used to generate random noise. Since the poly counters are sampled by the "divide by N" frequency divider, the output cannot change faster than the sampling rate. See Section 7.7.1 for audio control values. #### 6.3.9.3 Volume Select The shift counter output is used to drive the audio output pad through four driver transistors that are graduated in size. Each transistor is twice as large as the previous one and is enabled by one bit from the audio volume register (AUDVO, AUDV1). As binary codes 0 through 15 are loaded by the processor, the pad drive transistors are enabled in a binary sequence. The shift counter output can pull down on the audio output pad with 16 selectable impedance levels. The volume selection is controlled by bits 0 through 3 of the Audio Volume Registers. The audio output of either channel can be completely turned off by writing zero to the volume control bits. All ones give maximum volume. See Section 7.7.3 for volume control values. CO21711 #### 6.3.10 COLOR AND LUMINOSITY Color and luminosity can be assigned to the Background, Playfield, Ball, Player 0, Player 1, Missile 0, and Missile 1. There are four color-lum registers of 7 bits each. The 4 most significant bits of the Color-Lum register will select one of 16 available colors. The remaining 3 bits select one of 8 levels of luminosity (brightness). See Section 7.8 for available colors and lums and Figure 10 for Color-Lum circuitry. The color-lum registers are set up as follows: | COLOR-LUM REGISTER | <b>OBJECTS</b> | COLORED | |--------------------|----------------|---------| | COLUMPO | PO, | мо | | COLUMP1 | Pl, | | | COLUMPF | PF. | | | COLUMBK | BK | | So, if the COLUMP1 register was set for green, both P1 and M1 would be drawn green. The serial graphics outputs from all 6 objects are examined by the priority encoder which activates one of four select lines into a 4 % 7 multiplexer. This multiplexer then selects one of four color-lum registers as a 7 line output. The 3 binary coded luminosity lines and the internal sync line are fed into a D/A converter. The analog output goes directly to the composite video output pad. The 4 color lines go to the color phase shifter. The output of the color phase shifter goes to the chroma output pad. The color phase shifter produces a reference color output (color burst) during horizontal blank. Then during the unblanked portion of the line it produces a color output shifted in phase with respect to the color burst. The amount of phase shift determines the color and is selected by the four color code lines from the color-lum multiplexer. Code 0 selects no color. Code 1 selects light orange (same phase as color burst). Codes 2 through 15 shift the phase from zero through almost 360 degrees allowing selection of 15 colors. Each phase shift is approximately 20 ns from the reference color output. Two phase shifts would have a delay of approximately 40 ns. | ATARI CONTENT OF | TILE JAN | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------|----------|----------|--|--| | A COLUMNIA C | URAWING NO. C021711 | kev<br>A | SHEET 28 | OF<br>51 | | | Figure 9. Audio Circuit Figure 10 Color-Luminance | J (ATARI | * · · · · · · · · · · · · · · · · · · · | TITLE | JAN | | | | |----------|-----------------------------------------|-------------|---------|----------|----------|----------| | | | DRAWING NO. | C021711 | REV<br>A | SHEET 29 | oi<br>50 | 7. REGISTER ORGANIZATION 7.1 Vertical Timing Registers: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | ø | |----------------|------------------|---|---|---|---|--------------------------|----| | х | X | х | Х | X | X | Start/<br>Stop<br>VSYNC | X | | IØ-I3<br>Ports | I4-I5<br>Latches | х | Х | х | X | Start/<br>Stop<br>VBLANK | 'x | VSYNC **VBLANK** 7.1.1 Bit I of the VSYNC register controls the start and stop of the vertical sync time. 7.1.2 The VBLANK register contains the controls for the vertical blank and the latches and dumping transistors on input ports IØ - I5. Bit 7 = 'l' Dump IØ-I3 ports to ground = 'Ø' Remove path to ground 50 30 # 7.2 Playfield Graphics Register: | _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | Ø | = | |---|---|----|----|-----|-----|---|---|---|-----| | L | | Da | ta | | х | х | x | x | PFØ | | | | | | Dat | a | | | | PFl | | L | | | | Dat | a . | | | | PF2 | The 20 bit serial output playfield register consists of 3 registers: PFØ (4 MSB), PF1 (8 bits), and PF2 (8 bits) and looks as follows on the television display: One bit = 4 clocks | Dе | vice | Name | |----|------|------| | | | | | | | | # 7.3 Playfield Control Register (CTRLPF) | _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | ø | |---|---|---|------|------|---|-----|-------|-----| | | Х | Х | Ball | Size | Х | PFP | Score | Ref | The CTRLPF register controls the reflection, score, and priority of the playfield and the ball size. | Ball | Size: | Bits | 5 | 4 | W: | idth_ | |------|-------|------|---|---|----|--------| | | | | 0 | 0 | 1 | clock | | | | | 0 | 1 | 2 | clocks | | | | | 1 | 0 | 4 | clocks | | | | | 1 | 1 | 8 | clocks | PFP (playfield priority): Bit 2 = '1' Playfield has priority over players (players move behind playfield). Bit 2 = '0' Players have priority over playfield. Score: Bit l = 'l' Score on left half of playfield gets color of player Ø and score on right half of playfield gets color of player l. Bit 1 = '0' Score defaults to color of playfield Ref (reflect playfield): Bit $\emptyset$ = 'l' playfield reflected Bit $\emptyset = '\emptyset'$ playfield not reflected 50 # 7.4 Moving Object Graphics Registers: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | ø | | |---|---|------------|--------|--------------------|---|---------------------------------|-------------------------|------------|---------------| | x | x | х | x | x | x | Disa<br>Enab<br>Miss | ble/<br>ile Ø | X | ENAMØ | | X | x | X | X | х | X | Disa<br>Enab<br>Miss | | X | ENAM1 | | x | Х | х | x | х | x | Disal<br>Enab<br>Ball | | | ENABL | | х | Х | Clock | width | x | | er-Mis<br>er & P | | | NUSIZØ | | X | Х | Clock | width | X | | er-Mis<br>er & P. | | | NUSIZ1 | | | | Player l | Graphi | .cs Data | | · <del>-</del> · · <del>-</del> | | | GRPØ | | | | Player 2 | Graphi | .cs Data | | | | | GRPl | | X | Х | х | Х | Reflect<br>Playerø | Х | Х | | Х | refp <b>ø</b> | | x | x | X | х | Reflect<br>Playeri | x | Х | | <u> </u> | REFPl | | х | х | · <b>X</b> | X | X | x | X | Verti<br>Delay<br>Playe | cal<br>r Ø | VDELPØ | | Х | х | Х | Х | х | х | х | Verti<br>Delay<br>Playe | cal | VDELP1 | | Х | х | х | X | х | Х | Х | Verti<br>Delay<br>Ball | cal | VDELBL | # 7.4.1 Enable Registers: Bit 1 of the ENAMØ, ENAM1, and ENABL registers enables or disables missile $\emptyset$ , missile 1 or the ball. # 7.4.2 Number and Size Registers: Bits 5-4 of the NUSIZØ and NUSIZl registers control the clock width of the missiles. | D5 | D4 | Width | |----|----|----------| | 0 | 0 | 1 clock | | 0 | 1 | 2 clocks | | 1 | 0 | 4 clocks | | 1 | 1 | 8 clocks | | ATARI | COMPANY | Device Name JAN | | |---------------------|--------------|-------------------------|---------------| | Semiconductor Group | CONFIDENTIAL | Document Number C021711 | Page 33 of 50 | Bits 2-Ø of NUSIZØ and NUSIZ1 control the number of images per player-missile and the player size. - Graphics Registers: Bits $7-\emptyset$ of the GRP $\emptyset$ and GRP1 registers 7.4.3 contain the player Ø and 1 graphics data which are output serially. When reflected, bit g becomes the most significant bit and bit 7 the least significant bit. - Reflect Registers: Bit 3 of the REFP $\emptyset$ and REFP1 registers when 7.4.4 enabled can reflect the player Ø and player 1 8-bit graphics data. Bit 3 = ' $$\emptyset$$ ' no reflection (D7 = MSB) = '1' reflect (D $\emptyset$ = MSB) 7.4.5 Vertical Delay Registers: Bit Ø of the VDELPØ, VDELP1, and VDELBL registers when enabled delays the players or the ball by one vertical line. Bit $$\emptyset = '\emptyset'$$ no delay = '1' delay Document Number C021711 # 7.5 Horizontal Position Reset | Х | X | Х | Х | Х | Х | Reset Missile/<br>Player Ø | х | RESMP | |---|---|---|---|---|---|----------------------------|---|-------| | X | X | Х | Х | X | Х | Reset Missile/<br>Player l | х | RESMP | The RESMPØ and RESMPl registers reset the horizontal location of a missile to the center of the corresponding player. Ø 1 - Bit l = 'l' The missile remains locked to the center of it's player. The missile graphics are disabled. - Bit l = 'Ø' The missile graphics are enabled and can be moved independently from the player ### 7.6 Horizontal Motion Registers | 7 | 6 | 5 | 4 | 3 _ | 2 | 11 | Ø | 1 | |--------|--------|---------|----------|-----|---|----|---|------| | Player | Ø hor | izontal | motion | x | x | x | X | нмрø | | Player | l hor | izontal | motion | х | х | Х | х | HMPl | | Missil | e Ø ho | rizonta | l motion | х | х | Х | Х | нммр | | Missil | e l ho | rizonta | l motion | х | х | Х | Х | HMMl | | Ball h | orizon | tal mot | ion | х | x | Х | х | HMBL | These registers will cause horizontal motion of the players, missiles and ball when the HMOVE command is executed. These registers should not be modified during the 24 computer cycles immediately following the HMOVE command as unpredictable motion values may result. | Bit 7 | 6 | 5 | 4 | Motion | | | |-----------------------|-----------------------|-------------|-----------------------|----------------------------------------|------|-----------------------| | 0<br>0<br>0<br>0<br>0 | 1<br>1<br>1<br>0<br>0 | 1 0 0 1 1 0 | 1<br>0<br>1<br>0<br>1 | +7<br>+6<br>+5<br>+4<br>+3<br>+2<br>+1 | | left indicated clocks | | 0 | 0. | 0 | 0 | No motion | | | | 1<br>1 | 1 | 1 | 1<br>0 | -1<br>-2 | | | | 1 | 1 | 0 | 1 | <del>-</del> 3 | | right indicated | | 1 | 1 0 | 0 | 0 | -4<br>-5 | # Oİ | clocks | | 1 | 0 | 1 1 | 0 | -6<br>-7 | | | | 1 | 0 | 0 | 1<br>0 | -7<br>-8 | | | | COMPANY | |--------------| | CONFIDENTIAL | | Device | Name | · | |----------|--------|-----------------| | | | JAN | | Document | Mnwper | C0217 <b>11</b> | ### 7.7 Audio Registers | , 7 | 6 | 5 | 44 | 3 | 2 | 1 | g | <b>-</b> | |-----|---|---|------|---------|---------|------|----------|----------| | х | Х | X | x | Audi | o Contr | 01 0 | <u> </u> | AUDCØ | | х | X | x | x | Audi | o Conti | ol 1 | | AUDCl | | X | X | Х | Audi | o Frequ | ency Ø | | | AUDFØ | | X | Х | X | | o Frequ | | | | AUDF1 | | X | X | X | X | Audi | o Volum | ne Ø | | AUDVØ | | Х | Х | Х | Х | | o Volum | | | AUDVl | 7.7.1 The 4 least significant bits of the audio control registers (AUDCØ, AUDC1) control the noise-tone generation circuit. A variety of noise and pure tones can be generated by either dividing the clock pulses from the divide by N circuit (pure tones) or by using a 4, 5, or 9 bit poly counter (random noise). See figure | Bit 3 | 2 | 1 | ø | Noise type or clock division | |----------------------------|----------------------------|-------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------| | 0 0 0 0 0 | 0<br>0<br>0<br>0<br>1<br>1 | 1<br>0<br>0 | 0 1 0 1 0 | <pre>set 4 LSB of shift counter = 1 (no sound) 4 bit poly 4 bit poly ÷ 15 4 bit poly shifted into 5 bit poly ÷ 2 clock ÷ 2 clock ÷ 31 clock</pre> | | | 1 | 1 | 1 | 5 bit poly ÷ 2<br>9 bit poly (white noise) | | 0<br>1<br>1<br>1<br>1<br>1 | | 0 | 0 | | | 1 | 0 | 0 | 1 | 5 bit poly | | 1 | 0 | 1 | | ÷ 31 clock | | 1 | 0 | 1 | 1 | set 4 LSB of shift counter = 1 (no sound) | | 1 | 1<br>1<br>1 | 0 | 0 | ÷ 6 clock | | 1 | 1 | 0 | 1 | ÷ 6 clock | | 1 | 1 | 1 | 0 | ÷ 93 clock | | 1 | 11 | [ 1 | 1 | 5 bit poly ÷ 6 | 7.7.2 The 5 least significant bits of the Audio Frequency Divider registers (AUDFØ, AUDF1) can be selected to divide the 30KHZ clock by the integers from 1 to 32. See figure | Bit | 4 | 3 | 2 | 1 | ø | Divisor | _ | |-----|-----|-----|-----|-------|-------------|-------------------|------| | | 000 | 000 | 000 | 0 0 1 | 0<br>1<br>0 | no division ÷2 ÷3 | (÷1) | | | 1 | 1 | : 1 | 1 | 0 | ÷31<br>÷32 | | | III ATARI | COMPANY | Device Name JAN | | | | |---------------------------------|--------------|-----------------|---------------|--|--| | Samicanductor Group | 00, | Document Number | Page 27 of 50 | | | | A wainer Communications Company | CONFIDENTIAL | C021711 | 3/ 20 | | | 7.7.3 The 4 least significant bits of the Audio Volume registers (AUDVØ, AUDV1) determine the pull down impedance driving the audio output pads. See figure | Bit 3 | 2 | 1 | ø | Audio Output Pulldown Current | |-------|-----|-----|--------|-------------------------------| | 0 | 0 0 | 0 0 | 0 | No output current<br>Lowest | | 1 | 1 1 | 1 | 0<br>1 | Highest | C021711 #### 7.8 COLOR LUMINANCE REGISTERS | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|-------|-----|---|---|-----|--------|---|--------| | | Color | | | | X | COLUPO | | | | | Color | | | | Lut | n | X | COLUP1 | | | Co. | lor | | | Lui | n | X | COLUPF | | | Co. | lor | | - | Lut | n | X | COLUBK | The 7 most significant bits of the Color-Luminance registers determine the color (bits 7 through 4) and luminance (bits 3 through 1) of the players, playfield and background. | <u>D7</u> | D6 | D5 | D4 | Color Range (dependent on Luminance value) | |------------------|--------|----|-------|--------------------------------------------| | 0 | 0 | 0 | 0 | Gray | | Ō | 0 | 0 | 1 | Light Orange | | Ō | 0 | 1 | 0 | Orange | | 0 | 0 | 1 | 1 | Reddish orange | | 0 | 1 | 0 | 0 | Pink | | 0 | 1 | 0 | 1 | Purple | | 0 | 1<br>1 | 1 | 0 | Purple- Blue | | 0 | 1 | 1 | 1 | Blue | | 1 | 0 | 0 | 0 | Blue | | 1<br>1 | 0 | 0 | 1 | Light Blue | | 1 | 0 | 1 | 0 | Turquoise | | 1<br>1<br>1<br>1 | 0 | 1 | 1 | Blue-Green | | 1 | 1 | 0 | 0 | Green | | 1 | 1 | 0 | 1 | Greenish Yellow | | 1 | 1<br>1 | 1 | 0 | Gold | | 1 | 1 | 1 | 1 | Light Orange | | <u>D3</u> | D2 | Dl | Lumir | nance | | 0 | 0 | 0 | Dark | | | 0 | 0 | 1 | • | | | 0 | 1 | 0 | • | | | 0 | 1 | 1 | • | | | 1 | 0 | 0 | Grey | | | 1 | 0 | 1 | | | | 1 | 1 | 0 | • | | | 1 | 1 | 1 | Light | | | ATARI* | (1) (N) (D) (D) (D) (D) (D) (D) (D) (D) (D) (D | TITLE JAN | | | | |--------|------------------------------------------------|---------------------|----------|----------|----------| | | CONFIDENTIAL | DRAWING NO. C021711 | kev<br>A | SHEET 39 | UF<br>50 | #### 7.9 Strobed Addresses WSYNC (Wait for Sync): This address halts the microprocessor by clearing RDY latch (Logic '0'). RDY is set true again by the leading edge of horizontal blank. RSYNC (Reset Sync): This address resets the horizontal sync counter to define the beginning of the horizontal blank time. It is used in chip testing. RESPØ, RESP1, RESMØ, RESM1, RESBL (Reset Players, Missiles, and Ball): These 5 addresses reset the players, missiles, and the ball. The object will begin its horizontal line serial graphics at the time the reset occurs. HMOVE (horizontal motion): This address implements the horizontal motion register values. The HMOVE strobe must occur at the beginning of the horizontal blank time in order to allow time for generation of extra clock pulses into the horizontal position counters. If motion is desired, HMOVE must immediately follow a WSYNC command in the program. HMCLR (horizontal motion clear) This address clears all horizontal motion registers to zero (no motion). CXCLR (collision Reset): This address clears all collision latches to zero (no collisions). #### 7.10 READ ADDRESSES ### 7.10.1 Read Collisions | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----|--------|-------|-------|---|---|---|---|---|---|-----------------------------| | 00 | CXMOP | MO*P1 | M0*P0 | Х | Х | Х | X | Х | X | Missile O Collision | | 01 | CXM1P | M1*P0 | M1*P1 | X | X | X | X | X | X | Missile 1 Collision | | 02 | CXPOFB | PO*PF | PO*BL | X | X | X | X | X | X | Player 0 Collision | | 03 | CXP1FB | P1*PF | P1*BL | X | Х | Х | X | X | X | Player 1 Collision | | 04 | CXM0FB | MO*PF | MO*BL | X | X | X | X | X | X | Missile O Collision | | 05 | CXM1FB | M1*PF | M1*BL | X | X | X | х | X | X | Missile 1 Collision | | 06 | CXBLPF | BL*PF | X | X | X | Х | X | Х | X | Ball Collision | | 07 | CXPPMM | PO*P1 | M0*M1 | X | Х | Х | X | Х | X | Player/Missile<br>Collision | ### 7.10.2 Read Input Ports | 08 INPTO | IO | X | X | X | X | X | X | X | Pot Port 10 | |----------|------------|---|---|---|---|---|---|---|---------------| | 09 INPT1 | 11 | X | X | X | X | X | X | X | Pot Port Il | | OA INPT2 | 12 | Х | X | X | X | X | X | X | Pot Port I2 | | OB INPT3 | Ī3 | X | Х | X | Х | х | х | X | Pot Port I3 | | OC INPT4 | 14 | X | Х | X | Х | х | x | X | Input Port I4 | | OD INPT5 | <b>I</b> 5 | X | X | Х | X | Х | X | X | Input Port I5 | | | | | | | | | | | | #### X = don't care The leftmost column contains the 6 bit hex address of the particular read command. The address is followed by the assigned address name. | 八 ATARI* | O Out trained rate and | TILE | JAN | | | | |----------|------------------------|-------------|---------|----------|----------|----------| | 616 | | LRAWING NO. | C021711 | KEV<br>A | SHEET 41 | OF<br>50 | ### 8. MAXIMUM RATINGS beyond which useful life may be impaired | Storage Temperature | -55 to +150°C | |------------------------------------|---------------| | Ambient Temperature | 0 to +70°C | | Voltage at any Pin Relative to Vss | -0.3 to 7.0V | | Power Dissipation | 1.0 W | #### 9. CAPACITANCES Ambient Temperature Parameters: $T_A = 25$ °C, $V_{cc} = 5V \pm 5\%$ , GND = OV | Symbol | Parameter | Min | Max | Units | Test Conditions | |------------------|-----------------------------|-------------|-----|-------|-----------------| | Cin | Input Capacitance | | 10 | pF | | | Cout | Output Capacitance | | 12 | pF | | | C <sub>I/O</sub> | I/O Capacitance | | 15 | pF | | | c <sub>osc</sub> | OSC Capacitance | | 15 | pF | | | Cinp | PA-PB Input<br>Capacitance | | 10 | pF | , <u> </u> | | Coutp | PA-PB Output<br>Capacitance | <del></del> | 10 | pF | | ### 10. D.C. CHARACTERISTICS Ambient Temperature Parameters: $T_A = 0$ to $70^{\circ}$ C; $V_{CC} = +5$ V ± 5% | Symbol | Parameter | Min | Max | Units | Test Conditions | |--------|----------------------------------------------------------|----------------------------------|--------------------------|-------|---------------------------------------| | IH | Input High Current PA,PB ports | -100 | | uA | V <sub>in</sub> = 2.4V | | IL | Input Low Current<br>PA,PB ports | · <u>• </u> | -1.6 | mA | V <sub>in</sub> = 0.4V | | OL | Output Low Current<br>PA,PB ports | 1.6 | | mA | $V_{OL} = 0.4V$ | | ОН | Output High Current<br>PA,PB ports | -100 | .· | uA | $V_{OH} = 2.4V$ | | 'IH | Input High Voltage | | | V | · · · · · · · · · · · · · · · · · · · | | | OSC<br>RES<br>10-13<br>14-15<br>All other inputs | 2.4<br>3.0<br>2.6<br>4.75<br>2.0 | | | | | IL | Input Low Voltage | | | v | | | - M. J | OSC<br>10-13<br>RES<br>All other inputs | -0.3 | 0.4<br>1.0<br>0.6<br>0.8 | | | | IN | Input Leakage<br>Current | | 10 | uA | V = 0 to 5.25V<br>Vin cc = 5.0V | | | RES<br>OSC | | 2.5<br>10 | | | | TSI | 3-state Input<br>Current | | 10 | uA | V = 0.4 to 2.4V<br>Vin = 5.25V | | ОН | Output High Voltage | <del></del> | | V | | | | Logic, PA-PB ports<br>Comp. Video, Chroma<br>Audio (OFF) | 2.4<br>2.8<br>3.7 | | | I<br>Vload = 100uA<br>Vcc = 4.75V | | COMPANY | |--------------| | CONFIDENTIAL | Α \_0 | Parameter | Min | Max | Units | Test Conditions | |--------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------| | Output Low Voltage | | | ٧ | | | Logic, PA-PB ports,<br>Comp. Video, Chroma | | 0.4 | | I<br>Vload = 1.6 mA<br>vcc = 4.75V | | Audio | | | | 7 M C W W W C P P W M M M M M M M M M M M M M M M M M | | 10/10 on | | 3.7 | | 10K pullup | | 20/10 on | | 2.9 | | @ V = 4.6V | | 40/10 on | | 1.8 | | cc | | 80/10 on | | 1.2 | | | | Maximum V<br>Current | | 190 | mA | | | | Output Low Voltage Logic, PA-PB ports, Comp. Video, Chroma Audio 10/10 on 20/10 on 40/10 on 80/10 on | Output Low Voltage Logic, PA-PB ports, Comp. Video, Chroma Audio 10/10 on 20/10 on 40/10 on 80/10 on | Output Low Voltage Logic, PA-PB ports, Comp. Video, Chroma 0.4 Audio 10/10 on 3.7 20/10 on 2.9 40/10 on 1.8 80/10 on 1.2 | Output Low Voltage V Logic, PA-PB ports, Comp. Video, Chroma 0.4 Audio 10/10 on 3.7 20/10 on 2.9 40/10 on 1.8 80/10 on 1.2 | JAN o f ## 11. A.C. CHARACTERISTICS ## 11.1 Television Interface | Number | Symbo1 | Parameter | Min | Max | Unit | Comments | |--------|-------------------|----------------------------------------------------------|-----|-------------|------|----------------------------------------------------------| | 1 | T<br>tads | Address, R/W, chip<br>select set up time | | 230 | ns | | | 2 | t<br>Tadh | Address, R/W, chip<br>select hold time | 10 | 1, 312) · | ns | | | 3 | t <sub>Tds</sub> | Data Stability<br>Time | | 200 | ns | <del>, , , , , , , , , , , , , , , , , , , </del> | | 4 | t <sub>Tdh</sub> | Data Hold<br>Time | 10 | <del></del> | ns | | | 5 | <sup>t</sup> Tdso | D7-D6 Stability<br>Time | • | 170 | ns | | | 6 | t<br>Tdho | D7-D6 Hold Time | 60 | <del></del> | ns | | | 7 | tninv | Color Delay Line<br>Output (see Table 2 | 2). | 190 | ns | Open Drain, Pull up resistor effects leading edge delay. | | 8 | <sup>t</sup> rlh | Falling edge of OSC<br>to rising edge of<br>RDY | } | 390 | ns | | | 9 | trh1 | Falling edge of OSC<br>to falling edge of<br>RDY | | 260 | ns | | | 10 | t | Falling edge of OSC<br>to rising edge of<br>SYNC | : | 530 | ns | | | 11 | t <sub>lum</sub> | Lum and blank data<br>valid after falling<br>edge of OSC | 3 | 250 | ns | | | 12 | t <sub>col</sub> | COL data valid after | :T | 360 | ns | | ## 11.2 Clocks | 13 | t<br>opw | OSC pulse width 120 | 160 | ns | *************************************** | |----|-----------------|-------------------------------------------|-----|----|-----------------------------------------| | 14 | torf | OSC rise and fall time | 20 | ns | - | | 15 | t oh | OSC falling edge to<br>0 rising edge time | 240 | ns | | | 16 | t <sub>ol</sub> | OSC rising edge to O falling edge time | 170 | ns | <del></del> | ### 11.3 COMBO Timing | 17 | tcyc | O Cycle Time | 0.8 | 100 | us | | |----|-----------|------------------------------------------------------------|-------------|-------|----|-------------| | 18 | trf0o | O Rise, Fall<br>Time | | 10 | ns | | | 19 | t<br>pw0o | 0 Pulse Width | 375 | 62000 | ns | | | 20 | trws | R/W Setup Time | | 280 | ns | | | 21 | t<br>ads2 | Address Set up<br>Time | | 280 | ns | | | 22 | t<br>dsu2 | Data Stability | 110 | | ns | | | 23 | thr | Data Hold Time-<br>Read | 130 | | ns | | | 24 | tcdr | Data Valid Delay-<br>Read Timer or RAM | | 370 | ns | | | 25 | t<br>mds | Data Set up Time | <del></del> | 240 | ns | | | 26 | trdy | Ready Set up Time | 130 | | ns | <del></del> | | 27 | tcpw | Peripheral Data Valid after Fallin Edge of O (writin | | 0.8 | us | | | 28 | t<br>pcr | Peripheral Data<br>Valid Before Risin<br>Edge of O (readin | | | ns | | | III ATADI" | | TITLE JAN | | | | |-------------|---|---------------------|-------------|----------|--------| | AIARI | · | DRAWING NO. C021711 | REV<br>A | SHEET 46 | OF 5.0 | | <del></del> | | <del></del> | <del></del> | | | ### 11.4 Color Delay Times | COLOR VALUE (HEX) | DELAY TIME FOR COLOR VALUE | |-------------------------------------------------------------------------|----------------------------| | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>A<br>B<br>C<br>D<br>E | NO COLOR OUT t | Table 2. Delay Times for Color Values (CHROMA). 5( $\emptyset_{O}$ = the output clock on All during the Stephanie test COMPANY Page 48 01 50 # Television Interface $\emptyset_{0}$ = the input clock at the I2 pin during the COMBO test